- 1. Snapshot of your schematics, both inverter and testbench.
- Here is the snapshot of the schematic I made for the inverter. This is including the connections of the in,out,vdd,and gnd pins.



• Here is the snapshot of the testbench I made to simulate my design.



2. Snapshot of your layout of single inverter (use ruler shortcut key "k" to show the size of the circuit (from top to bottom, from left to right).





3. Snapshot of DRC results showing you are DRC clean.



4. Snapshot of LVS results showing you are LVS clean. This snapshot shows the LVS and PEX results after doing the simulations successfully.



5. Snapshot of Layout extraction summary.

Here I show the layout extraction summary for LVS.





6. Both schematic simulation and layout extraction simulation waveforms of the inverter testbench showing input and output transitions. (Use shortcut key "a" and "b" in the waveform window to measure the delay from the input signal to output signal at 50%

## transition points.

Here is the schematic simulation first:



Here is the layout extraction simulation:



7. A simulation result table comparing (1) delay time (both rising and falling), (2) transition time (slew rate) from 20% to 80% for both rising and falling, (3) energy during rise and fall transition of the inverter from both schematic and layout extracted simulation.

|            | Simulated     | LVS        |
|------------|---------------|------------|
| Delay Rise | 9.065p (Rise) | 11.51p     |
| Delay Fall | 9.535p (Fall) | 11.06p     |
| Energy     | 7.818f        | 9.411f     |
| Slew Rate  | 51.541GV/s    | 42.643GV/s |







